国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

2013 新書:Multicore Systems On-Chip second edition

發(fā)布時間:2014-7-3 14:36    發(fā)布者:看門狗
關(guān)鍵詞: 多核
作  者:
Abderazek Ben Abdallah 著
出 版 社:
Atlantis Press
出版時間:
2013-06-12

System on chips designs have evolved from fairly simple unicore,single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon.To meet high computational demands posed by latest consumer electronic devices,most current systems are based on such paradigm,which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling.By splitting a set of tasks among multiple processor cores,the operating frequency necessary for each core can be reduced,allowing to reduce the voltage on each core.Because dynamic power is proportional to the frequency and to the square of the voltage,we get a big gain,even though we may have more cores running.As more and more cores are integrated into these designs to share the ever increasing processing load,the main challenges lie in efficient memory hierarchy,scalable system interconnect,new programming paradigms,and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications.To decide on the lowest cost mix of cores,designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures.In addition,to connect the heterogeneous cores,the architecture requires high performance complex communication architectures and efficient communication protocols,such as hierarchical bus,point-to-point connection,or Network-on-Chip.Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later.This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.



Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB)

本文地址:http://www.qingdxww.cn/thread-130530-1-1.html     【打印本頁】

本站部分文章為轉(zhuǎn)載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀點(diǎn)和對其真實(shí)性負(fù)責(zé);文章版權(quán)歸原作者及原出處所有,如涉及作品內(nèi)容、版權(quán)和其它問題,我們將根據(jù)著作權(quán)人的要求,第一時間更正或刪除。
rinllow6 發(fā)表于 2014-7-7 14:41:36
謝謝!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
jimcmwang 發(fā)表于 2014-11-14 14:11:46
Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB, 下載次數(shù): 10)
jimcmwang 發(fā)表于 2017-11-30 17:54:01
Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB, 下載次數(shù): 27)

您需要登錄后才可以發(fā)表評論 登錄 | 立即注冊

廠商推薦

  • Microchip視頻專區(qū)
  • Dev Tool Bits——使用MPLAB® Discover瀏覽資源
  • Dev Tool Bits——使用條件軟件斷點(diǎn)宏來節(jié)省時間和空間
  • Dev Tool Bits——使用DVRT協(xié)議查看項(xiàng)目中的數(shù)據(jù)
  • Dev Tool Bits——使用MPLAB® Data Visualizer進(jìn)行功率監(jiān)視
  • 貿(mào)澤電子(Mouser)專區(qū)

相關(guān)視頻

關(guān)于我們  -  服務(wù)條款  -  使用指南  -  站點(diǎn)地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權(quán)所有   京ICP備16069177號 | 京公網(wǎng)安備11010502021702
快速回復(fù) 返回頂部 返回列表
主站蜘蛛池模板: 性欧美大战久久久久久久野外黑人 | 日韩精品一区二区三区在线观看 | 国产麻豆剧传媒精品网站 | 国产a久久精品一区二区三区 | 国产午夜亚洲精品一级在线 | 国产极品白嫩美女在线观看看 | 天天舔天天干 | 妖精视频国产精品 | 两个人免费完整高清视频中国 | 欧美在线网址 | 天天操操操操操 | 青青青青青草 | 亚洲一级免费视频 | 我和闺蜜小敏在ktv被八人伦 | 色天使久久综合给合久久97色 | 在线观看麻豆国产精品 | 亚洲第一区二区快射影院 | 天天夜日日日日碰日日摸 | 免费一级毛片不卡在线播放 | 91精品免费视频 | 青青青在线视频播放 | h在线国产 | 亚洲乱码卡一卡二卡三 | www.四虎在线观看 | 亚洲伦理一区二区三区 | 黄大片a级免色 | 91免费高清视频 | 国产99久久久国产精品小说 | 国产一级做a爰片在线看免费 | 三级网站在线免费观看 | 欧美成人午夜视频 | 欧美性猛交xxxxx免费看 | 99精品wwxx在线观看 | 男女啪啦猛视频免费 | 国产 麻豆 欧美亚洲综合久久 | 国产精欧美一区二区三区 | 中文字幕在线日韩 | 精品视频一区二区三三区四区 | 久久激情免费视频 | 亚洲综合色在线 | 制服师生一区二区三区在线 |