国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

Lattice MachXO2 1200ZE PLD評估開發(fā)方案

發(fā)布時間:2012-5-3 09:17    發(fā)布者:1770309616
關(guān)鍵詞: 1200ZE , Lattice , MachXO2 , PLD
Lattice公司的MachXO2系列是非易失性的無限制重新配置的可編程邏輯器件(PLD),具有低容量PLD,低成本,低功耗和高系統(tǒng)集成度等特點,采用65nm閃存工藝技術(shù),和MachXO PLD相比,邏輯容量增加3x,嵌入存儲器曾加10x,靜態(tài)功耗降低100x,查找表(LUT)從256 到 6864,主要用在系統(tǒng)應用如通信架構(gòu),計算,高端工業(yè)設備和高端醫(yī)療設備以及消費類電子如智能手機,GPS,數(shù)碼相機和移動計算等.本文介紹了MachXO2系列主要特性, MachXO2-1200器件框圖以及MachXO2 1200ZE評估板主要特性,方框圖,電路圖與材料清單.

The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I2C controller and timer/counter. These fea-tures allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65nm non-volatile low power process. The device architecture has sev-eral features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices.

The ultra low power devices are offered in three speed grades -1, -2 and -3, with -3 being the fastest. Sim-ilarly, the high-performance devices are offered in three speed grades: -4, -5 and -6, with -6 being the fastest. HC devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3V or 2.5V. ZE and HE devices only accept 1.2V as the external VCC supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5x2.5 mm WLCSP to the 23x23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compati-bility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a “per-pin” basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and sim-ilar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I2C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increas-ing their productivity.

MachXO2系列主要特性:

MachXO2系列產(chǎn)品性能表:


圖1.MachXO2-1200器件框圖

MachXO2 1200ZE評估板

This user’s guide describes how to start using the MachXO2-1200ZE Breakout Board, an easy-to-use platform for evaluating and designing with the MachXO2-1200ZE PLD. Along with the board and accessories, this kit includes a pre-loaded demonstration design. You may also reprogram the on-board MachXO2-1200ZE device to review your own custom designs.

MachXO2 1200ZE評估板包括:

–MachXO2-1200ZE PLD (LCMXO2-1200ZE-1TG144C)

USB mini-B connector for power and programming

–Eight LEDs

–60-hole prototype area

–Four 2x20 expansion header landings for general I/O, JTAG, and external power

–1x8 expansion header landing for JTAG

–3.3V and 1.2V supply rails

• MachXO2-1200ZE Breakout Board – The board is a 3” x 3” form factor that features the following on-board components and circuits:

• Pre-loaded Demo – The kit includes a pre-loaded counter design that highlights use of the embedded MachXO2-1200ZE oscillator and programmable I/Os configured for LED drive.

• USB Connector Cable – The board is powered from the USB mini-B socket when connected to a host PC. The USB channel also provides a programming interface to the LCMXO2-1200ZE JTAG port.

• Lattice Breakout Board Evaluation Kits Web Page

圖2.MachXO2 1200ZE評估板外形圖

圖3.MachXO2 1200ZE評估板方框圖

圖4.MachXO2 1200ZE評估板電路圖:框圖

圖5.MachXO2 1200ZE評估板電路圖:USB和JTAG接口

圖6.MachXO2 1200ZE評估板電路圖:FPGA(1)

圖7.MachXO2 1200ZE評估板電路圖: FPGA(2)

圖8.MachXO2 1200ZE評估板電路圖:  LED電源

MachXO2 1200ZE評估板材料清單:

詳情請見:
38834[1].pdf (7.4 MB)
EB68[1].pdf (768.1 KB)

來源:網(wǎng)絡
本文地址:http://www.qingdxww.cn/thread-91050-1-1.html     【打印本頁】

本站部分文章為轉(zhuǎn)載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀點和對其真實性負責;文章版權(quán)歸原作者及原出處所有,如涉及作品內(nèi)容、版權(quán)和其它問題,我們將根據(jù)著作權(quán)人的要求,第一時間更正或刪除。
wg3613 發(fā)表于 2013-12-22 19:13:07
挺好的,謝謝樓主
您需要登錄后才可以發(fā)表評論 登錄 | 立即注冊

廠商推薦

  • Microchip視頻專區(qū)
  • Dev Tool Bits——使用MPLAB® Discover瀏覽資源
  • Dev Tool Bits——使用條件軟件斷點宏來節(jié)省時間和空間
  • Dev Tool Bits——使用DVRT協(xié)議查看項目中的數(shù)據(jù)
  • Dev Tool Bits——使用MPLAB® Data Visualizer進行功率監(jiān)視
  • 貿(mào)澤電子(Mouser)專區(qū)
關(guān)于我們  -  服務條款  -  使用指南  -  站點地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權(quán)所有   京ICP備16069177號 | 京公網(wǎng)安備11010502021702
快速回復 返回頂部 返回列表
主站蜘蛛池模板: 亚洲欧美日本在线观看 | 34看网片午夜理 | 99这里 | 久久女同互慰一区二区三区 | 9久9久女女热精品视频免费观看 | 亚洲精品日韩中文字幕久久久 | 丝瓜草莓向日葵芭比小猪 | 欧美视频一区二区三区在线观看 | 特毛片 | 免费一级a毛片在线播 | 亚洲综合在线观看视频 | 失乐园电视剧日本第5集 | 精品在线免费视频 | aaa毛片手机在线现看 | 三面娜迦泰剧全集在线观看 | 中文国产在线观看 | 欧美亚洲一区二区三区在线 | 中文字幕在线播 | 九月丁香十月婷婷在线观看 | 一级特黄a视频 | 在线观看国产一区二区三区99 | 日韩欧美在线观看 | 男女www视频在线看网站 | 日本在线视频不卡 | 91免费播放 | 狠狠综合久久久综合 | 天美传媒果冻传媒星空传媒 | 午夜美女福利视频 | 久久中文字幕一区二区三区 | 奶茶视频影院播放 | 亚洲欧美自拍一区 | 亚洲一区二区三区免费看 | 青草资源视频在线高清观看 | 在线观看精品国产 | 欧美日韩ay在线观看 | 亚洲国产乱码在线精品 | 99久久国产综合精品网成人影院 | 国产一区二区三区免费看 | 激性欧美激情在线播放16页 | 中文字幕免费人成乱码中国 | 三级毛片在线免费观看 |